# HARDWARE DESCRIPTION LANGUAGE FOR DIGITAL DESIGN

數位設計硬體描述語言

### Combinational and Sequential Logic Blocks

Materials partly adapted from "Digital System Designs and Practices Using Verilog HDL and FPGAs," M.B. Lin.







#### **OUTLINE**

- Combinational Logic Blocks
- Sequential Logic Blocks



# COMBINATIONAL LOGIC BLOCKS



#### DECODER BLOCK DIAGRAMS

#### n-to-m decoders





#### A 2-TO-4 DECODER EXAMPLE



| E | $x_1$  | $x_0$  | $Y_3$ | $Y_2$ | $Y_1$ | $Y_0$ |
|---|--------|--------|-------|-------|-------|-------|
| 1 | $\phi$ | $\phi$ | 1     | 1     | 1     | 1     |
| 0 | 0      | 0      | 1     | 1     | 1     | 0     |
| 0 | 0      | 1      | 1     | 1     | 0     | 1     |
| 0 | 1      | 0      | 1     | 0     | 1     | 1     |
| 0 | 1      | 1      | 0     | 1     | 1     | 1     |



(b) Function table

(c) Logic circuit

#### A 2-TO-4 DECODER EXAMPLE



#### A 2-TO-4 DECODER WITH ENABLE CONTROL



#### ENCODER BLOCK DIAGRAMS

m-to-n encoders





#### A 4-TO-2 ENCODER EXAMPLE

| $I_3$ | $I_2$ | $I_1$ | $I_0$ | $Y_1$ | $Y_0$ |
|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0     | 1     | 0     | 0     |
| 0     | 0     | 1     | 0     | 0     | 1     |
| 0     | 1     | 0     | 0     | 1     | 0     |
| 1     | 0     | 0     | 0     | 1     | 1     |

(a) Function table



Q: What is the problem of this encoder?

#### A 4-TO-2 ENCODER EXAMPLE



#### ANOTHER 4-TO-2 ENCODER EXAMPLE



#### A 4-TO-2 PRIORITY ENCODER





(a) Block diagram

| Input |        |        |        | Output |       |  |
|-------|--------|--------|--------|--------|-------|--|
| $I_3$ | $I_2$  | $I_1$  | $I_0$  | $A_1$  | $A_0$ |  |
| 0     | 0      | 0      | 1      | 0      | 0     |  |
| 0     | 0      | 1      | $\phi$ | 0      | 1     |  |
| 0     | 1      | $\phi$ | $\phi$ | 1      | 0     |  |
| 1     | $\phi$ | $\phi$ | $\phi$ | 1      | 1     |  |

(b) Function table

#### A 4-TO-2 PRIORITY ENCODER EXAMPLE



#### ANOTHER 4-TO-2 PRIORITY ENCODER EXAMPLE

```
// using casex structure
assign valid in = |in;
                                                                  valid in
always @(in) casex (in)
                                                       valid in
  4'b1xxx: y = 3;
  4'b01xx: y = 2;
                                             y23[0]
  4'b001x: y = 1;
  4'b0001: y = 0;
  default: y = 2bx;
endcase
                                             y24[0]
                                                        y[1:0]
```

v25

#### MULTIPLEXER BLOCK DIAGRAMS

• m-to-1 ( $m = 2^n$ ) multiplexers



(a) Without enable control

(b) With enable control

#### A 4-TO-1 MULTIPLEXER EXAMPLE

❖ Gate-based 4-to-1 multiplexers



#### AN ABIT 4-TO-1 MULTIPLEXER EXAMPLE

```
// an N-bit 4-to-1 multiplexer using conditional operator
parameter N = 4; //
input [1:0] select;
                                             ect[1:0]
input [N-1:0] in3, in2, in1, in0;
                                                         n1 select 2
output [N-1:0] y;
                                               h3[3:0
assign y = select[1]?
              (select[0] ? in3 : in2) :
                                                                      [3:0]
                                                                              [3:0] [3:0] V[3:0]
                                                        un1 select 3
              (select[0] ? in1 : in0);
                                              ih1[3:0]
                                               h2l3:0
                                                                      [3:0]
                                               h0[3:0]
                                                                         y[3:0]
                                                        un1 select 4
                                                        un1 select 5
```

## THE SECOND N-BIT 4-TO- 1 MULTIPLEXER EXAMPLE

```
// an N-bit 4-to-1 multiplexer with enable control
parameter N = 4;
input [1:0] select;
input enable;
input [N-1:0] in3, in2, in1, in0;
output reg [N-1:0] y;
always @(select or enable or in0 or in1 or in2 or in3)
   if (!enable) y = \{N\{1'b0\}\};
   else y = select[1]?
           (select[0] ? in3 : in2) :
           (select[0]? in1: in0);
```

#### THE THIRD N-BIT 4-TO- 1 MULTIPLEXER EXAMPLE

```
// an N-bit 4-to-1 multiplexer using case structure
parameter N = 8;
input [1:0] select;
input [N-1:0] in3, in2, in1, in0;
                                               un1 select 2
output reg [N-1:0] y;
always @(*)
    case (select)
                                                                 [7:0] [7:0] V[7:0]
                                               un1 select 3
        2'b11: y = in3;
        2'b10: y = in2;
                                                             y[7:0]
        2'b01: y = in1;
        2'b00: y = in0;
                                               un1 select 4
    endcase
                                               un1 select 5
```

#### DEMULTIPLEXER BLOCK DIAGRAMS

• 1-to-m ( $m = 2^n$ ) demultiplexers



#### A 1-TO-4 DEMULTIPLEXER EXAMPLE

Gate-based 1-to-4 demultiplexers



|   | ~1     | ~0     | - 3 | 1 2 | <b>1</b> | 10 |
|---|--------|--------|-----|-----|----------|----|
| 1 | $\phi$ | $\phi$ | 0   | 0   | 0        | 0  |
| 0 | 0      | 0      | 0   | 0   | 0        | D  |
| 0 | 0      | 1      | 0   | 0   | D        | 0  |
| 0 | 1      | 0      | 0   | D   | 0        | 0  |
| 0 | 1      | 1      | D   | 0   | 0        | 0  |

F S S Y Y Y Y

 $Y_0$   $Y_1$   $Y_1$   $Y_2$   $Y_3$   $Y_3$ 

(a) Logic symbol (b) Function table

(c) Logic circuit

#### AN MBIT 1-TO-4 DEMULTIPLEXER EXAMPLE

```
// an N-bit 1-to-4 demultiplexer using if ... else structure
parameter N = 4; // default width
input [1:0] select;
input [N-1:0] in;
                                                                     [3:0] [3:0] V3[3:0]
output reg [N-1:0] y3, y2, y1, y0;
always @(select or in) begin
                                                                     13:01 | 13:01 | y2| | 3:0]
  if (select == 3) y3 = in; else y3 = \{N\{1'b0\}\};
  if (select == 2) y2 = in; else y2 = \{N\{1'b0\}\};
  if (select == 1) y1 = in; else y1 = \{N\{1'b0\}\}\};
                                                                      [3:0] [3:0] V1 3:0]
                                                                  v1[3:0]
  if (select == 0) y0 = in; else y0 = \{N\{1'b0\}\};
end
```

## THE SECOND N-BIT 1-TO-4 DEMULTIPLEXER EXAMPLE

```
// an N-bit 1-to-4 demultiplexer with enable control
parameter N = 4; // Default width
output reg [N-1:0] y3, y2, y1, y0;
always @(select or in or enable) begin
  if (enable)begin
   if (select == 3) y3 = in; else y3 = \{N\{1'b0\}\};
   if (select == 2) y2 = in; else y2 = \{N\{1'b0\}\};
    if (select == 1) y1 = in; else y1 = \{N\{1'b0\}\};
   if (select == 0) y0 = in; else y0 = \{N\{1'b0\}\};
  end else begin
    y3 = \{N\{1'b0\}\}; y2 = \{N\{1'b0\}\}; y1 = \{N\{1'b0\}\}; y0 = \{N\{1'b0\}\}; end
  end
```

#### **COMPARATORS**

A 4-bit comparator



A 4-bit cascadable comparator block diagram

#### **COMPARATORS**

An 8-bit comparator



Q: What will happen if you set the input value (010) at the rightmost end to other values?



#### A SIMPLE COMPARATOR EXAMPLE

```
// an N-bit comparator module example
parameter N = 4; // default size
input [N-1:0] a, b;
output cgt, clt, ceq;
assign cgt = (a > b);
assign clt = (a < b);
assign ceq = (a == b);
```

#### A CASCADABLE COMPARATOR EXAMPLE



# SEQUENTIAL LOGIC BLOCKS



#### ASYNCHRONOUS RESET D-TYPE FLIP-FLOPS

Q: How would you model a *D*-type latch?



#### SYNCHRONOUS RESET DTYPE FLIP-FLOPS

```
// synchronous reset D-type flip-flop
module DFF_sync_reset (clk, reset, d, q);
...
output reg q;

always @(posedge clk)
  if (reset) q <= 0;
  else  q <= d;</pre>
```

#### REGISTERS

- Registers (or data registers)
- A flip-flop
  - Area: 10 to 20x of an SRAM cell
- In Xilinx FPGAs
  - Flip-flops
  - Distributed memory
  - Block memory

#### DATA REGISTERS



```
// an n-bit data register
module register(clk, din, qout);
parameter N = 4; // number of bits
...
input [N-1:0] din;
output reg [N-1:0] qout;
always @(posedge clk) qout <= din;
```

#### DATA REGISTERS

```
// an n-bit data register with asynchronous reset
module register_reset (clk, reset_n, din, qout);
parameter N = 4; // number of bits
...
input [N-1:0] din;
output reg [N-1:0] qout;
always @(posedge clk or negedge reset_n)
  if (!reset_n) qout <= {N{1'b0}}};
else qout <= din;</pre>
```

#### DATA REGISTERS

```
// an N-bit data register with synchronous load and
// asynchronous reset
parameter N = 4; // number of bits
input clk, load, reset n;
input [N-1:0] din;
output reg [N-1:0] qout;
always @(posedge clk or negedge reset n)
 if (!reset n) qout \leq \{N\{1'b0\}\};
 else if (load) qout <= din;
```

#### A REGISTER FILE

```
// an N-word register file with one-write and two-read ports
parameter M = 4; // number of address bits
parameter N = 16; // number of words, N = 2**M
parameter W = 8; // number of bits in a word
input clk, wr enable;
input [W-1:0] din;
output [W-1:0] douta, doutb;
input [M-1:0] rd addra, rd_addrb, wr_addr;
reg [W-1:0] reg file [N-1:0];
assign douta = reg_file[rd_addra],
      doutb = reg_file[rd_addrb];
always @(posedge clk)
                                             Try to synthesize it and see
 if (wr enable) reg file[wr addr] <= din;
                                             what happens!!
```

#### AN SYNCHRONOUS RAM

```
// a synchronous RAM module example
parameter N = 16; // number of words
parameter A = 4; // number of address bits
parameter W = 4; // number of wordsize in bits
input [A-1:0] addr;
input [W-1:0] din;
input cs, wr, clk; // chip select, read-write control, and clock signals
output reg [W-1:0] dout;
reg [W-1:0] ram [N-1:0]; // declare an N * W memory array
always @(posedge clk)
  if (cs) if (wr) ram[addr] <= din;
                                           Try to synthesize it and see
                    dout <= ram[addr];
         else
                                           what happens!!
```

#### SHIFT REGISTERS

- Shift registers
- Parallel/serial format conversion
  - SISO (serial in serial out)
  - SIPO (serial in parallel out)
  - PISO (parallel in serial out)
  - PIPO (parallel in parallel out)



## SHIFT REGISTERS



### SHIFT REGISTERS

#### A SHIFT REGISTER WITH PARALLEL LOAD

```
// a shift register with parallel load module example
module shift register parallel load
                        (clk, load, reset n, din, sin, qout);
parameter N = 8; // number of bits
input [N-1:0] din;
output reg [N-1:0] qout;
always @(posedge clk or negedge reset n)
  if (!reset n) qout \leq \{N\{1'b0\}\};
  else if (load) qout <= din;
               qout \le \{sin, qout[N-1:1]\};
  else
```

#### UNIVERSAL SHIFT REGISTERS

- A universal shift register can carry out
  - SISO
  - SIPO
  - PISO
  - PIPO
- The register must have the following capabilities
  - Parallel load
  - Serial in and serial out
  - Shift left and shift right



### UNIVERSAL SHIFT REGISTERS





| <i>s</i> 1 | <i>s</i> 0 | Function    |  |  |
|------------|------------|-------------|--|--|
| 0          | 0          | No change   |  |  |
| 0          | 1          | Right shift |  |  |
| 1          | 0          | Left shift  |  |  |
| 1          | 1          | Load data   |  |  |

(c) Function table

The materials presented in these streets are protected. They may not be redistributed, reproduced, or used in any form without the express consent of the instructor, Prof. Chiou, at NCKU EE.

#### UNIVERSAL SHIFT REGISTERS

```
// a universal shift register module
module universal shift register (clk, reset n, s1, s0, ...);
parameter N = 4; // define the default size
always @(posedge clk or negedge reset n)
  if (!reset n) qout \leq \{N\{1'b0\}\};
  else case (\{s1,s0\})
      2'b00: ; // qout <= qout;
                                           // No change
      2'b01: qout <= {lsi, qout[N-1:1]}; // Shift right
     2'b10: qout <= {qout[N-2:0], rsi}; // Shift left
     2'b11: qout <= din;
                                           // Parallel load
  endcase
```

## COUNTERS

- Counter
- Types
  - Counters
  - Timers



#### TYPES OF COUNTERS

- Types of counters
  - Asynchronous
  - Synchronous
- Asynchronous (ripple) counters
  - Binary counter (up/down counters)
- Synchronous counters
  - Binary counter (up/down counters)
  - BCD counter (up/down counters)
  - Gray counters (up/down counters)



## BINARY RIPPLE COUNTERS



(a) Logic diagram



#### (b) Timing

#### BINARY RIPPLE COUNTERS

```
// a 3-bit ripple counter module example
module ripple counter(clk, qout);
output reg [2:0] qout;
wire c0, c1;
// the body of the 3-bit ripple counter
assign c0 = qout[0], c1 = qout[1];
always @(negedge clk)
   qout[0] \leq -qout[0];
always @(negedge c0)
   qout[1] \leq -qout[1];
always @(negedge c1)
   qout[2] \leq -qout[2];
```

- Try to synthesize it and see what happens!!
- The output cannot be observed from simulators due to lacking initial values of qout.

### BINARY RIPPLE COUNTERS

```
// a 3-bit ripple counter with enable control
module ripple counter enable(clk, enable, reset n, qout);
output reg [2:0] qout;
wire c0, c1;
assign c0 = qout[0], c1 = qout[1];
always @(posedge clk or negedge reset n)
  if (!reset n) qout[0] \le 1'b0;
  else if (enable) qout[0] \le -qout[0];
always @(posedge c0 or negedge reset n)
  if (!reset n) qout[1] \leq 1'b0;
  else if (enable) qout[1] \le -qout[1];
always @(posedge c1 or negedge reset n)
  if (!reset n) qout [2] \le 1'b0;
  else if (enable) qout[2] \le -qout[2];
```

### A BINARY RIPPLE COUNTER

```
// an N-bit ripple counter using generate blocks
parameter N = 4; // define the size of counter
output reg [N-1:0] qout;
genvar i;
generate for (i = 0; i < N; i = i + 1) begin: ripple counter
 if (i == 0) // \text{ specify LSB}
    always @(negedge clk or negedge reset n)
        if (!reset n) qout[0] \le 1'b0; else qout[0] \le \sim qout[0];
            // specify the rest bits
  else
    always @(negedge qout[i-1]or negedge reset n)
        if (!reset n) qout[i] \le 1'b0; else qout[i] \le \sim qout[i];
end endgenerate
```

### A BINARY COUNTER EXAMPLE

```
module binary counter(clk, enable, reset, qout, cout);
parameter N = 4;
output reg [N-1:0] qout;
output cout; // carry output
always @(posedge clk)
 if (reset) qout \leq \{N\{1'b0\}\};
 else if (enable) qout <= qout + 1;
// generate carry output
assign #2 cout = &qout; // Why #2 is required?
```

#### BINARY UP/DOWN COUNTERS --- VERSION 1

```
module binary up down counter reset
                   (clk, enable, reset, upcnt, qout, cout, bout);
parameter N = 4;
output reg [N-1:0] qout;
output cout, bout; // carry and borrow outputs
always @(posedge clk)
 if (reset) qout \leq \{N\{1'b0\}\};
 else if (enable) begin
         if (upcnt) qout <= qout + 1;
         else qout <= qout - 1; end
assign #2 cout = &qout; // Why #2 is required?
assign \#2 bout = |qout;
```

#### BINARY UP/DOWN COUNTERS --- VERSION 2

```
module up dn bin counter
                    (clk, reset, eup, edn, qout, cout, bout);
Parameter N = 4;
output reg [N-1:0] qout;
output cout, bout;
always @(posedge clk)
 if (reset) qout \leq {N{1'b0}}; // synchronous reset
 else if (eup) qout \le qout + 1;
 else if (edn) qout <= qout - 1;
assign \#1 cout = (&qout)& eup;
                                    // generate carry out
assign #1 bout = (\sim|qout)& edn;
                                     // generate borrow out
```

#### BINARY UP/DOWN COUNTERS --- VERSION 2

```
// the cascade of two up/down counters
module up dn bin counter cascaded(clk, reset,eup, ...);
parameter N = 4;
output [2*N-1:0] qout;
output cout, bout;
wire cout1, bout1;
  up_dn_bin_counter #(4) up dn cnt1 (clk, reset,eup, edn, ...);
  up dn bin counter #(4) up dn cnt2 (clk, reset, ...);
```

### A MODULO R BINARY COUNTER

```
module modulo r counter(clk, enable, reset, qout, cout);
parameter N = 4;
parameter R= 10; // BCD counter
output reg [N-1:0] qout;
assign cout = (qout == R - 1);
always @(posedge clk)
  if (reset) qout \leq \{N\{1'b0\}\};
  else begin
      if (enable) if (cout) qout <= 0;
                         qout \le qout + 1; end
                else
```

# SEQUENCE GENERATORS

- We only focus on the following three circuits
  - PR (pseudo random)-sequence generator
  - Ring counter
  - Johnson counter



## PRIMITIVE POLYNOMIALS

| n               | f(x)                | n  | f(x)                      | n      | f(x)                    |
|-----------------|---------------------|----|---------------------------|--------|-------------------------|
| 1, 2, 3, 4, 6,  | $1+x+x^n$           | 24 | $1+x+x^2+x^7+x^n$         | 43     | $1+x+x^5+x^6+x^n$       |
| 7, 15, 22, 60   |                     | 26 | $1+x+x^2+x^6+x^n$         | 44, 50 | $1+x+x^{26}+x^{27}+x^n$ |
| 5, 11, 21, 29   | $1+x^2+x^n$         | 30 | $1+x+x^2+x^{23}+x^n$      | 45     | $1+x+x^3+x^4+x^n$       |
| 10, 17, 20, 25, | $1+x^3+x^n$         | 32 | $1+x+x^2+x^{22}+x^n$      | 46     | $1+x+x^{20}+x^{21}+x^n$ |
| 28, 31, 41, 52  |                     | 33 | $1+x^{13}+x^n$            | 48     | $1+x+x^{27}+x^{28}+x^n$ |
| 9               | $1+x^4+x^n$         | 34 | $1+x+x^{14}+x^{15}+x^n$   | 49     | $1+x^9+x^n$             |
| 23, 47          | $1+x^5+x^n$         | 35 | $1+x^2+x^n$               | 51, 53 | $1+x+x^{15}+x^{16}+x^n$ |
| 18              | $1+x^7+x^n$         | 36 | $1+x^{11}+x^n$            | 54     | $1+x+x^{36}+x^{37}+x^n$ |
| 8               | $1+x^2+x^3+x^4+x^n$ | 37 | $1+x^2+x^{10}+x^{12}+x^n$ | 55     | $1+x^{24}+x^n$          |
| 12              | $1+x+x^4+x^6+x^n$   | 38 | $1+x+x^5+x^6+x^n$         | 56,59  | $1+x+x^{21}+x^{22}+x^n$ |
| 13              | $1+x+x^3+x^4+x^n$   | 39 | $1+x^4+x^n$               | 57     | $1+x^7+x^n$             |
| 14, 16          | $1+x^3+x^4+x^5+x^n$ | 40 | $1+x^2+x^{19}+x^{21}+x^n$ | 58     | $1+x^{19}+x^n$          |
| 19, 27          | $1+x+x^2+x^5+x^n$   | 42 | $1+x+x^{22}+x^{23}+x^n$   |        |                         |

$$f(x) = \sum_{i=0}^{n} a_i x^i = a_0 + a_1 x + a_2 x^2 + \dots + a_n x^n$$

# MAXIMAL LENGTH SEQUENCE GENERATORS



#### (a) Standard format



(b) Modular format

# A PR-SEQUENCE GENERATOR EXAMPLE

- A 4-bit example
  - primitive polynomial:  $1 + x + x^4$





# A PR-SEQUENCE GENERATOR EXAMPLE

```
// an N-bit pr sequence generator module --- in standard form
module pr sequence generate (clk, qout);
parameter N = 4; // define the default size
parameter [N:0] tap = 5'b10011;
output reg [N-1:0] qout = 4'b0100;
wire d;
assign d = (tap[N-1:0] & qout[N-1:0]);
always @(posedge clk)
   qout \le \{d, qout[N-1:1]\};
```

Q: Write an N-bit pr sequence generator in modular form.

The materials presented in these slides are protected. They may not





# A PR-SEQUENCE GENERATOR EXAMPLE

```
// an N-bit pr sequence generator module --- in standard form
module pr sequence generate (clk, start, qout);
parameter N = 4; // define the default size
parameter [N:0] tap = 5'b10011;
output reg [N-1:0] qout;
wire d;
assign d = (tap[N-1:0] & qout[N-1:0]);
always @(posedge clk or posedge start)
  if (start) qout \leq \{1'b1, \{N-1\{1'b0\}\}\}\};
           qout \le \{d, qout[N-1:1]\};
  else
```

### RING COUNTERS



```
// a ring counter with initial value
module ring_counter(clk, start, qout);
parameter N = 4;
...
output reg [0:N-1] qout;
...
always @(posedge clk or posedge start)
if (start) qout <= {1'b1,{N-1{1'b0}}};
else qout <= {qout[N-1], qout[0:N-2]};</pre>
```

# JOHNSON COUNTERS



#### TIMING GENERATORS

- A timing generator
- Multiphase clock signals
  - Ring counter
  - Binary counter with decoder
- Digital monostable circuits
  - Retriggerable
  - Nonretriggerable



## MULTIPHASE CLOCK SIGNALS

- Ways of generation
  - Ring counter approach
  - Binary counter with decoder approach



#### MULTIPHASE CLOCK GENERATORS

Binary counter with decoder approach



65

### MULTIPHASE CLOCK GENERATORS

```
// a binary counter with decoder serve as a timing generator
module binary counter timing generator(clk, reset, enable, qout);
parameter N = 8; // the number of phases
parameter M = 3; // the bit number of binary counter
output reg [N-1:0] qout;
reg [M-1:0] bent out;
always @(posedge clk or posedge reset)
 if (reset) bcnt out \leq \{M\{1'b0\}\};
 else if (enable) bcnt out <= bcnt out + 1;
always @(bcnt out)
 qout = \{N-1\{1'b0\}, 1'b1\} \le bent out;
```